

Order

Now



**TLV761** 

# TLV761 16-V,1-A, Fixed Output Linear Voltage Regulator

Technical

Documents

# Features

- Pin-compatible with industry-standard LM1117 and x1117 devices
  - Lower I<sub>O</sub>: 60 µA
  - Foldback current limit
  - High accuracy: 2% (max)
  - Stable with ceramic and other capacitors
  - High PSRR: 46 dB at 1 MHz
- V<sub>IN</sub>: 2.5 V to 16 V
  - Absolute maximum V<sub>IN</sub>: 18 V
- V<sub>OUT</sub>: 0.8 V to 13 V (fixed)
  - Available in industry-standard voltages (such as 3.3 V, 5.0 V, 12 V)
- Minimum ensured current limit: 1.1 A
- Temperature range: -40°C to +125°C
- Thermal shutdown
- Package: SOT-223

#### 2 Applications

- **Appliances**
- Home theater and entertainment
- Motor drives
- HVAC and building security systems
- Smart meters
- Motor drive control boards

# 3 Description

Tools &

Software

The TLV761 is a linear voltage regulator that improves on the functionality of a traditional x1117 regulator (TLV1117 or LM1117) by reducing ground current to reduce the standby power while improving inrush performance. The TLV761 is pin-to-pin compatible with a fixed SOT-223 regulator.

Support &

Community

2.0

The TLV761 input voltage range is from 2.5 V to 16 V and provides an output voltage range from 1.2 V to 13 V to support a wide variety of applications. Additionally, the TLV761 has an internal soft start to reduce the inrush current during startup, which can help save space and cost in a design by minimizing input capacitance. The TLV761 features a foldback current limit that limits the power dissipation of the device during high-load current faults or shorting events.

The TLV761 is available in a SOT-223 package.

## Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |  |  |  |
|-------------|-------------|-------------------|--|--|--|
| TLV761      | SOT-223 (4) | 6.50 mm x 3.50 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Typical Application Circuit





Texas Instruments

www.ti.com

# **Table of Contents**

| 1 | Feat | tures                       | 1   |
|---|------|-----------------------------|-----|
| 2 | Арр  | lications                   | 1   |
| 3 | Des  | cription                    | 1   |
| 4 |      | ision History               |     |
| 5 | Pin  | Configuration and Functions | . 3 |
| 6 | Spe  | cifications                 | 3   |
|   | 6.1  | Absolute Maximum Ratings    | . 3 |
|   | 6.2  | ESD Ratings                 | . 3 |
|   | 6.3  |                             |     |
|   | 6.4  | Thermal Information         | . 4 |
|   | 6.5  | Electrical Characteristics  | . 4 |
| 7 | Deta | ailed Description           | 5   |
|   | 7.1  | Overview                    | . 5 |
|   | 7.2  | Functional Block Diagram    | . 5 |
|   | 7.3  | Feature Description         | . 5 |
|   | 7.4  | Device Functional Modes     | . 7 |
| 8 | Арр  | lication and Implementation | 8   |

|    | 8.1  | Application Information8                           |
|----|------|----------------------------------------------------|
|    | 8.2  | Typical Application 10                             |
|    | 8.3  | What To Do and What Not To Do 11                   |
| 9  | Pow  | er Supply Recommendations11                        |
| 10 | Lay  | out 11                                             |
|    | 10.1 |                                                    |
|    | 10.2 | Layout Example 11                                  |
| 11 | Dev  | ice and Documentation Support 12                   |
|    | 11.1 | Device Support 12                                  |
|    | 11.2 | Documentation Support 12                           |
|    | 11.3 | Receiving Notification of Documentation Updates 12 |
|    | 11.4 | Community Resources 12                             |
|    | 11.5 | Trademarks 12                                      |
|    | 11.6 | Electrostatic Discharge Caution 12                 |
|    | 11.7 | Glossary 12                                        |
| 12 |      | hanical, Packaging, and Orderable<br>mation        |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE          | REVISION | NOTES            |
|---------------|----------|------------------|
| February 2020 | *        | Initial release. |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| NO.    | NAME   | I/O | DESCRIPTION                  |
|--------|--------|-----|------------------------------|
| 1      | GND    | —   | Ground pin                   |
| 2, Tab | OUTPUT | 0   | Regulated output voltage pin |
| 3      | INPUT  | I   | Input pin                    |

# 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|             |                                                  | MIN            | MAX                   | UNIT |
|-------------|--------------------------------------------------|----------------|-----------------------|------|
| Valtaria    | V <sub>IN</sub>                                  | -0.3           | 18                    | V    |
| Voltage     | V <sub>OUT</sub>                                 | -0.3           | V <sub>IN</sub> + 0.3 | V    |
| Current     | lout                                             | Internally lin | nited                 | А    |
| Temperature | Operating junction temperature (T <sub>J</sub> ) | -55            | 150                   | °C   |
| Temperature | Storage temperature (T <sub>stg</sub> )          | -65            | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V                  | Flastrastatia disabarga | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>           | ±2000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      |                                      | MIN | NOM | MAX | UNIT |
|----------------------|--------------------------------------|-----|-----|-----|------|
| V <sub>IN</sub>      | Supply voltage                       | 2.5 |     | 16  | V    |
| V <sub>OUT</sub>     | Output voltage                       | 1.2 |     | 13  | V    |
| I <sub>OUT</sub>     | Output current                       | 0   |     | 1   | А    |
| C <sub>OUT</sub>     | Recommended output capacitance range | 1   | 2.2 | 220 | μF   |
| C <sub>OUT</sub> ESR | Output capacitor ESR                 | 2   |     | 500 | mΏ   |
| C <sub>IN</sub>      | Recommended input capacitance        |     | 1   |     | μF   |
| TJ                   | Junction temperature                 | -40 |     | 125 | °C   |

Texas Instruments

www.ti.com

# 6.4 Thermal Information

|                       |                                              | TLV761        |      |
|-----------------------|----------------------------------------------|---------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCY (SOT-223) | UNIT |
|                       |                                              | 4 PINS        |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 83.5          | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 48.5          | °C/W |
| $R_{\theta J B}$      | Junction-to-board thermal resistance         | 18.5          | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 7.7           | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 17.9          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A           | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Electrical Characteristics

at operating temperature range ( $T_J = -40^{\circ}C$  to +125°C),  $V_{IN} = V_{OUT(NOM)} + 1.5$  V or 2.5V, whichever is greater,  $I_{OUT} = 10$  mA,  $C_{IN} = 1 \ \mu$ F,  $C_{OUT} = 1 \ \mu$ F (unless otherwise noted); all typical values are at  $T_J = 25^{\circ}C$ 

| PARAMETER                                                            |                                | TEST CONDITIONS                                                                                                                                 | MIN  | TYP | MAX  | UNIT              |
|----------------------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------------------|
|                                                                      | Nominal output accuracy        | T <sub>J</sub> = 25 °C                                                                                                                          | -1   |     | 1    |                   |
| V <sub>OUT</sub>                                                     |                                | $V_{IN} \ge 3.0 \text{ V}, 1 \text{ mA} \le I_{OUT} \le 1 \text{ A}$                                                                            | -2   |     | 2    | %                 |
|                                                                      | DC output accuracy             | 2.5 V $\leq$ V <sub>IN</sub> $\leq$ 3.0 V,<br>1 mA $\leq$ I <sub>OUT</sub> $\leq$ 800 mA                                                        | -2   |     | 2    | 70                |
| $\begin{array}{l} \Delta V_{OUT(\Delta V} \\ \text{IN)} \end{array}$ | Line regulation                | $V_{OUT(NOM)}$ +1.5 V $\leq$ V <sub>IN</sub> $\leq$ 16 V,<br>I <sub>OUT</sub> = 10 mA.                                                          |      |     | 0.02 | %/V               |
| • • •                                                                |                                | $1\text{mA} \le I_{OUT} \le 1 \text{ A}, \text{ V}_{IN} \ge 3.0 \text{ V}$                                                                      |      | 0.1 | 0.5  |                   |
| $\Delta V_{OUT(\Delta I)}$                                           | Load regulation                | $1 \text{mA} \le I_{\text{OUT}} \le 800 \text{ mA},$<br>$2.5 \text{ V} \le V_{\text{IN}} \le 3.0 \text{ V}$                                     |      | 0.1 | 0.5  | %/A               |
| 17                                                                   | Dren out wolfe as (1)          | V <sub>IN</sub> ≥ 3.0 V, I <sub>OUT</sub> = 1 A                                                                                                 |      | 1.2 | 1.7  | V                 |
| V <sub>DO</sub>                                                      | Dropout voltage <sup>(1)</sup> | $2.5 \text{ V} \le \text{V}_{\text{IN}} \le 3.0 \text{ V}, \text{ I}_{\text{OUT}} = 800 \text{ mA}$                                             |      | 1   | 1.6  | V                 |
|                                                                      | Output current limit           | $V_{OUT} = 0.9 \text{ x } V_{OUT(NOM)}$ , $V_{IN} \ge 3.0 \text{ V}$                                                                            | 1.1  |     | 1.8  | А                 |
| I <sub>CL</sub>                                                      |                                | $ \begin{aligned} V_{\text{OUT}} &= 0.9 \text{ x } V_{\text{OUT(NOM)}}, \\ 2.5 \text{ V} &\leq V_{\text{IN}} \leq 3.0 \text{ V} \end{aligned} $ | 0.81 |     | 1.6  |                   |
| I <sub>SC</sub>                                                      | Short-circuit current limit    | V <sub>OUT</sub> = 0 V                                                                                                                          |      | 250 |      | mA                |
| l <sub>Q</sub>                                                       | Quiescent current              | I <sub>OUT</sub> = 0 mA                                                                                                                         |      | 60  | 100  | μA                |
| PSRR                                                                 | Power supply rejection ratio   | V <sub>IN</sub> = 3.3 V, V <sub>OUT</sub> = 1.8 V,<br>I <sub>OUT</sub> = 300 mA, f = 120 Hz                                                     |      | 70  |      | dB                |
| V <sub>n</sub>                                                       | Output noise voltage           | BW 10 Hz to 100 kHz,<br>$V_{IN} = 3.3 V, V_{OUT} = 0.8 V,$<br>$I_{OUT} = 100 mA$                                                                |      | 60  |      | μV <sub>RMS</sub> |
|                                                                      |                                | V <sub>IN</sub> rising                                                                                                                          |      | 2.2 | 2.4  | V                 |
| UVLO                                                                 | Under voltage lockout          | Hysteresis falling                                                                                                                              |      | 130 |      | mV                |
|                                                                      |                                | V <sub>IN</sub> falling                                                                                                                         | 1.9  |     |      | V                 |
| I <sub>Pulldown</sub>                                                | Pulldown current               | $V_{IN} = V_{OUT} = 1.9 V$                                                                                                                      |      | 1.2 |      | mA                |
| т                                                                    |                                | Shutdown temperature increasing                                                                                                                 |      | 180 |      | °C                |
| T <sub>SD</sub>                                                      | Thermal shutdown temperature   | Reset temperature falling                                                                                                                       |      | 160 |      | °C                |

(1)  $V_{DO}$  is measured with  $V_{IN}$  = 95% x  $V_{OUT(nom)}$ .  $V_{DO}$  is not measured for fixed output devices when  $V_{OUT}$  < 2.5V.



# 7 Detailed Description

## 7.1 Overview

The TLV761 is a low quiescent current, high PSRR linear regulator capable of handling up to 1 A of load current. Unlike typical high current linear regulators, the TLV761 consumes significantly less quiescent current. This device is ideal for high current applications such as appliances where there are increasingly stringent requirements for standby and active power consumption.

This device features integrated foldback current limit, thermal shutdown, internal output pulldown, and undervoltage lockout (UVLO). This device delivers excellent line and load transient performance. The TLV761 is low noise and exhibits very good PSRR. The operating ambient temperature range of the device is -40°C to +125°C.

## 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Dropout Voltage

Dropout voltage ( $V_{DO}$ ) is defined as the input voltage minus the output voltage ( $V_{IN} - V_{OUT}$ ) at the rated output current ( $I_{RATED}$ ), where the pass transistor is fully on.  $I_{RATED}$  is the maximum  $I_{OUT}$  listed in the *Recommended Operating Conditions* table. The pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well.

For a CMOS regulator, the dropout voltage is determined by the drain-source on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use Equation 1 to calculate the  $R_{DS(ON)}$  of the device.

$$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}}$$
(1)



## Feature Description (continued)

#### 7.3.2 Foldback Current Limit

The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brickwall-foldback scheme. The current limit transitions from a brickwall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above  $V_{FOLDBACK}$ , the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below  $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ).  $I_{CL}$  and  $I_{SC}$  are listed in the *Electrical Characteristics* table.

For this device,  $V_{FOLDBACK} = 50\% \times V_{OUT(nom)}$ .

The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below  $V_{FOLDBACK}$ , the pass transistor dissipates power  $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report.

Figure 1 shows a diagram of the foldback current limit.





#### 7.3.3 Undervoltage Lockout (UVLO)

The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage, allowing a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis as specified in the *Electrical Characteristics* table.

#### 7.3.4 Thermal Shutdown

The device contains a thermal shutdown protection circuit to disable the device when the junction temperature  $(T_J)$  of the pass transistor rises to  $T_{SD(shutdown)}$  (typical). Thermal shutdown hysteresis assures that the device resets (turns on) when the temperature falls to  $T_{SD(reset)}$  (typical).



#### Feature Description (continued)

The thermal time-constant of the semiconductor die is fairly short, thus the device may cycle on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during startup can be high from large  $V_{IN} - V_{OUT}$  voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before startup completes.

For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed its operational specifications. Although the internal protection circuitry of the device is designed to protect against thermal overall conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability.

## 7.4 Device Functional Modes

#### 7.4.1 Device Functional Mode Comparison

The *Device Functional Mode Comparison* table shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values.

|                                                         | -                                                           |                                          |                                            |  |  |
|---------------------------------------------------------|-------------------------------------------------------------|------------------------------------------|--------------------------------------------|--|--|
| OPERATING MODE                                          | PARAMETER                                                   |                                          |                                            |  |  |
| OPERATING MODE                                          | V <sub>IN</sub>                                             | I <sub>OUT</sub>                         | TJ                                         |  |  |
| Normal operation                                        | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> |  |  |
| Dropout operation                                       | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$              | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> |  |  |
| Disabled<br>(any true condition<br>disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub>                         | Not applicable                           | $T_J > T_{SD(shutdown)}$                   |  |  |

| Table 1. Devic | e Functional | Mode | Comparison |
|----------------|--------------|------|------------|
|                |              | mouo | oompanoon  |

## 7.4.2 Normal Operation

The device regulates to the nominal output voltage when the following conditions are met:

- The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>)
- The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>)
- The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>)

## 7.4.3 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output-voltage deviations.

When the device is in a steady dropout state (defined as when the device is in dropout,  $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during startup), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region.

# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

## 8.1.1 Recommended Capacitor Types

The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance.

Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. As a rule of thumb, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value.

## 8.1.2 Input and Output Capacitor Requirements

Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. An input capacitor is recommended if the source impedance is more than 0.5  $\Omega$ . A higher value capacitor may be necessary if large, fast rise-time load or line transients are anticipated or if the device is located several inches from the input power source.

Dynamic performance of the device is improved with the use of an output capacitor. Use an output capacitor within the range specified in the *Recommended Operating Conditions* table for stability.

## 8.1.3 Reverse Current

Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device.

Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of  $V_{OUT} \le V_{IN} + 0.3 \text{ V}$ .

- If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current
- The output is biased when the input supply is not established
- · The output is biased above the input supply



# **Application Information (continued)**

If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated.

Figure 2 shows one approach for protecting the device.



#### Figure 2. Example Circuit for Reverse Current Protection Using a Schottky Diode

#### 8.1.4 Power Dissipation (P<sub>D</sub>)

Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress.

To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Equation 2 calculates power dissipation ( $P_D$ ).

$$\mathsf{P}_\mathsf{D} = (\mathsf{V}_\mathsf{IN} - \mathsf{V}_\mathsf{OUT}) \times \mathsf{I}_\mathsf{OUT}$$

(2)

**ADVANCE INFORMATION** 

#### NOTE

Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation use the minimum input voltage required for correct output regulation.

For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation.

The maximum power dissipation determines the maximum allowable ambient temperature  $(T_{A})$  for the device. According to Equation 3, power dissipation and junction temperature are most often related by the junction-toambient thermal resistance ( $R_{\theta,JA}$ ) of the combined PCB and device package and the temperature of the ambient air  $(T_A)$ .

$$T_{J} = T_{A} + (R_{\theta JA} \times P_{D})$$

Copyright © 2020, Texas Instruments Incorporated

Thermal resistance ( $R_{0,IA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the Thermal Information table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance.

(3)



(4)

# **Application Information (continued)**

#### 8.1.5 Estimating Junction Temperature

The JEDEC standard now recommends the use of psi ( $\Psi$ ) thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter ( $\psi_{JT}$ ) and junction-to-board characterization parameter ( $\psi_{JB}$ ). These parameters provide two methods for calculating the junction temperature ( $T_J$ ). As described in , use the junction-to-top characterization parameter ( $\psi_{JT}$ ) with the temperature at the center-top of device package ( $T_T$ ) to calculate the junction temperature. As described in , use the junction-to-board characterization parameter ( $\psi_{JB}$ ) with the PCB surface temperature 1 mm from the device package ( $T_B$ ) to calculate the junction temperature.

$$T_{J} = T_{T} + \psi_{JT} \times P_{D}$$

where:

- P<sub>D</sub> is the dissipated power
- T<sub>T</sub> is the temperature at the center-top of the device package

 $T_{J} = T_{B} + \psi_{JB} \times P_{D}$ 

where

T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge
 (5)

For detailed information on the thermal metrics and how to use them, see the Semiconductor and IC Package Thermal Metrics application report.

# 8.2 Typical Application

The TLV761 is a low quiescent current linear regulator designed for high current applications. Unlike most typical high current linear regulators, the TLV761 consumes significantly less quiescent current. This device delivers excellent line and load transient performance. The device is low noise and exhibits a very good PSRR. As a result, the TLV761 is ideal for high current applications that require very sensitive power-supply rails.

This regulator offers both current limit and thermal protection. The operating ambient temperature range of the device is  $-40^{\circ}$ C to  $+125^{\circ}$ C.

Figure 3 shows a typical application circuit for this device.



Figure 3. Typical Application Circuit

#### 8.2.1 Design Requirements

For this design example, use the parameters listed in Table 2 as the input parameters.

| PARAMETER      | DESIGN REQUIREMENT |  |  |  |  |  |  |
|----------------|--------------------|--|--|--|--|--|--|
| Input voltage  | 12 V               |  |  |  |  |  |  |
| Output voltage | 3.3 V              |  |  |  |  |  |  |
| Output current | 500 mA             |  |  |  |  |  |  |

#### **Table 2. Design Parameters**



# **TLV761** SBVS349-FEBRUARY 2020

#### 8.2.2 Detailed Design Procedure

For this design example, the 3.3-V, fixed-version TLV76133 is selected and is powered by a standard 12-V input supply. The dropout voltage ( $V_{DO}$ ) is kept within the TLV761 dropout voltage specification for the 3.3-V output voltage option to keep the device in regulation under all load and temperature conditions for this design. A 1.0- $\mu$ F output capacitor is recommended for excellent load transient response. The input capacitor is optional and is used to reduce the input impedance of the circuit and improve the transient response.

As with any regulator, increasing the size of the output capacitor reduces overshoot and undershoot magnitude.

# 8.3 What To Do and What Not To Do

Place input and output capacitors as close to the device as possible.

Use a ceramic output capacitor.

Do not exceed the device absolute maximum ratings.

# 9 Power Supply Recommendations

Connect a low output impedance power supply directly to the INPUT pin of the device . Inductive impedances between the input supply and the INPUT pin can create significant voltage excursions at the INPUT pin during startup or load transient events.

# 10 Layout

## **10.1 Layout Guidelines**

Place input and output capacitors should be placed as close to the device pins as possible. To improve characteristic AC performance such as PSRR, output noise, and transient response, TI recommends designing the board with separate ground planes for  $V_{IN}$  and  $V_{OUT}$ , with the ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor must be connected directly to the GND pin of the device. Higher value ESR capacitors may degrade PSRR performance.

## 10.2 Layout Example



Figure 4. Layout Example

# 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Device Nomenclature

| Table 3 | 3. Avail | able O | ptions <sup>(1)(2)</sup> |
|---------|----------|--------|--------------------------|
|---------|----------|--------|--------------------------|

| PRODUCT              | V <sub>OUT</sub>                                                                                                                            |  |  |  |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TLV761 <b>xxyyyz</b> | <ul> <li>xx is nominal output voltage (for example 33 = 3.3 V)</li> <li>yyy is Package Designator</li> <li>z is Package Quantity</li> </ul> |  |  |  |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com.

(2) The device is available in factory-programmable fixed output voltage increments of 50 mV upon request.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TLV1117 Adjustable and Fixed Low-Dropout Voltage Regulator data sheet
- Texas Instruments, LM1117 800-mA Low-Dropout Linear Regulator data sheet

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.4 Community Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 11.5 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



22-Feb-2020

# PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------|------------------|---------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)      | (6)              | (3)           |              | (4/5)          |         |
| PTLV76118DCYR    | ACTIVE | SOT-223      | DCY     | 4    | 2500    | TBD      | Call TI          | Call TI       | -40 to 125   |                | Samples |
| PTLV76133DCYR    | ACTIVE | SOT-223      | DCY     | 4    | 2500    | TBD      | Call TI          | Call TI       | -40 to 125   |                | Samples |
| PTLV76150DCYR    | ACTIVE | SOT-223      | DCY     | 4    | 2500    | TBD      | Call TI          | Call TI       | -40 to 125   |                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



PACKAGE OPTION ADDENDUM

22-Feb-2020

# **MECHANICAL DATA**

MPDS094A - APRIL 2001 - REVISED JUNE 2002



- B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion.
  - D. Falls within JEDEC TO-261 Variation AA.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated